[Device] Family=machxo2 PartType=LCMXO2-7000HC PartName=LCMXO2-7000HC-4TG144C SpeedGrade=4 Package=TQFP144 OperatingCondition=COM Status=S [IP] VendorName=Lattice Semiconductor Corporation CoreType=LPM CoreStatus=Demo CoreName=FIFO_DC CoreRevision=5.5 ModuleName=fifo_cmd SourceFormat=Verilog HDL ParameterFileVersion=1.0 Date=05/18/2014 Time=16:43:06 [Parameters] Verilog=1 VHDL=0 EDIF=1 Destination=Synplicity Expression=BusA(0 to 7) Order=Big Endian [MSB:LSB] IO=0 FIFOImp=EBR Only RDepth=1024 RWidth=8 WDepth=256 WWidth=32 regout=1 CtrlByRdEn=0 ClockEn=0 EmpFlg=1 PeMode=Static - Single Threshold PeAssert=4 PeDeassert=12 FullFlg=1 PfMode=Static - Single Threshold PfAssert=252 PfDeassert=506 Reset=Async Reset1=Sync RDataCount=0 WDataCount=0 EnECC=0 [Command] cmd_line= -w -n fifo_cmd -lang verilog -synth synplify -bus_exp 7 -bb -arch xo2c00 -type ebfifo -depth 256 -width 32 -rwidth 8 -regout -resetmode ASYNC -reset_rel SYNC -no_enable -pe 4 -pf 252